Is this your business? Claim it to manage your IP and profile
TimeServo is a sophisticated System Timer IP Core for FPGAs, providing high-resolution timing essential for line-rate independent packet timestamping. Its architecture allows seamless operation without the need for associated host processor interaction, leveraging a flexible PI-DPLL which utilizes an external 1 PPS signal, ensuring time precision and stability across applications. Besides functioning as a standalone timing solution within an FPGA, TimeServo offers multi-output capabilities with up to 32 independent time domains. Each time output can be individually configured, supporting multiple timing formats, including Binary 48.32 and IEEE standards, which offer great flexibility for timing-sensitive applications. TimeServo uniquely combines software control via an AXI interface with an internal, logically-heavy phase accumulator and Digital Phase Locked Loop mechanisms, achieving impressive jitter performance. Consequently, TimeServo serves as an unparalleled solution for network operators and developers requiring precise timing and synchronization in their systems.
The UDP Offload Engine is an advanced FPGA IP Core tailored for high-speed communication needs, supporting a wide spectrum of Ethernet speeds ranging from 10 GbE to 400 GbE. It efficiently manages the UDP protocol stack offloading UDP operations from software to hardware, which significantly enhances data throughput and minimizes processor utilization. This IP core adheres to established UDP/IPv4 standards, incorporating advanced features like checksum computation, segmentation, reassembly, and L4 UDP multicast pre-selection, making it exceptionally suitable for high-performance network environments where efficiency and reliability are paramount. Its compatibility with industry-standard Ethernet MACs facilitates seamless integration into existing network architectures. Designed to support Super-Jumbo Frames and featuring an arbitrary datagram PDU limit up to 64K Bytes, the UDP Offload Engine delivers a robust solution for network and communication applications, prominently reducing overhead and providing swift yet reliable data transfer capabilities beneficial for modern networking tasks.
The TimeServoPTP is an advanced system timer designed for FPGAs that enhances the capabilities laid out by the standard TimeServo, incorporating an IEEE 1588v2 PTP compliant ordinary clock implementation directly into the FPGA hardware. This solution enables both 1-step and 2-step synchronization with external network time masters, facilitating precise timekeeping with minimal drift. This single-component solution operates independently, providing accurate synchronized time across different network applications. It supports a variety of output configurations, adapted for unique user requirements, each capable of outputting a distinct pulse per second at designated times according to user-supplied clocks. Operating with atomic resolution, the TimeServoPTP is equipped with sophisticated logical controls and a Gardner Type-2 Digital Phase Locked Loop, making it ideal for distributed systems where precise timekeeping is essential. Designed with high compatibility, it functions across leading FPGA devices from Intel and Xilinx, ensuring wide feasibile deployment across technological environments.
ARDSoC is a pioneering embedded DPDK solution tailored for ARM-based SoCs, specifically engineered to enhance ARM processor performance by bypassing the traditional Linux network stack. This solution brings the efficiencies of DPDK, traditionally reserved for datacenter environments, into the embedded and MPSoC sphere, extending DPDK functionalities to a broader range of applications. The architecture of ARDSoC allows users to minimize power consumption, decrease latency, and reduce the total cost of ownership compared to conventional x86 solutions. This IP product facilitates packet processing applications and supports various technologies such as VPP, Docker, and Kubernetes, ensuring hardware-accelerated embedded network processing. Designed for integration across Xilinx Platforms, ARDSoC also offers high flexibility with the ability to run existing DPDK programs with minimal modification. It is optimized for performance on ARM A53 and A72 processors, ensuring that data structures are efficiently produced and consumed in hardware, thereby providing robust and reliable network data handling capabilities.
Arkville is a formidable FPGA Gen5 PCIe DMA IP solution engineered to facilitate seamless data transfer between FPGA logic and host memory at remarkable speeds of up to 60 GBytes/s (480 Gbps) bidirectionally. This high-efficiency conduit substantially reduces CPU core utilization, obliterates the need for memory copies, and ultimately refines overall system efficiency. The IP core supports widespread industry-standard APIs for zero-copy user space memory handling, catering extensively to both hardware and software engineers involved in data production and consumption. This advanced data mover offers trusted and reliable PCIe DMA offload capabilities, facilitating rapid market deployment of FPGA-based packet processing solutions. By embracing modern standards such as DPDK and AXI, Arkville ensures compatibility across a broad spectrum of use cases. Vendor agnostic in its RTL support, Arkville caters to both Intel/PSG and AMD/Xilinx FPGA devices, further extending its versatility. Beyond its intrinsic features, the Arkville solution comes with a comprehensive suite of example designs, providing users with a solid foundation upon which they can build customized solutions. These examples showcase various network configurations, from multi-port scenarios to high-speed single-port operations, highlighting Arkville's adaptability to evolving packet processing requirements.
Join the world's most advanced semiconductor IP marketplace!
It's free, and you'll get all the tools you need to discover IP, meet vendors and manage your IP workflow!
No credit card or payment details required.
Join the world's most advanced AI-powered semiconductor IP marketplace!
It's free, and you'll get all the tools you need to advertise and discover semiconductor IP, keep up-to-date with the latest semiconductor news and more!
Plus we'll send you our free weekly report on the semiconductor industry and the latest IP launches!
To evaluate IP you need to be logged into a buyer profile. Select a profile below, or create a new buyer profile for your company.